# GaN substrate cut-out process and GaN on GaN device thinning process with laser slicing

A. Tanaka<sup>1\*</sup>, K. Matsushima<sup>1</sup>, T. Yui<sup>2</sup>, T. Aratani<sup>2</sup>, K. Hara<sup>2</sup>, D. Kawaguchi<sup>2</sup>, H. Watanabe<sup>1</sup>, T. Kanemura<sup>3</sup>, Y. Nagasato<sup>3</sup>, M. Nagaya<sup>3</sup>, Y. Honda<sup>1</sup>, A. Wakejima<sup>4</sup>, Y. Ando<sup>1</sup>, S. Onda<sup>1</sup>, J. Suda<sup>1</sup>, H. Amano<sup>1</sup>

<sup>1</sup>Institute of Materials and Systems for Sustainability, Nagoya University, Nagoya, Japan <sup>2</sup>Hamamatsu Photonics K.K., Hamamatsu, Japan <sup>3</sup>MIRISE Technologies Corporation, Nisshin, Japan <sup>4</sup>Department of Electrical and Mechanical Engineering, Nagoya Institute of Technology, Nagoya, Japan \*Email: a tanaka@nuee.nagoya-u.ac.jp

#### Keywords: Gallium nitride, GaN substrate, HEMT, Laser slicing

## Abstract

We have developed a technique to slice GaN substrates with reduced kerf loss and processing time with laser. This technique can also be applied to slicing wafers after device fabrication, allowing a thin device layer to be sliced off from the wafer. This means that the electrical and thermal resistance of the devices can be reduced while the base GaN substrate remains reusable. We believe that the use of both wafer and device processing with laser slicing will greatly reduce the cost of GaN substrates in devices. With this technique, we believe that we can realize the practical application of devices using GaN substrates.

## INTRODUCTION

In electrical devices it is said that the better the crystal quality, the better the electrical characteristics. However, the practical application of devices using GaN substrates, which produce the best crystalline GaN device layers, has been slow to progress. One of the reasons is that GaN-on-GaN devices are very expensive compared to on-Si and on-SiC GaN devices because the GaN substrate is very expensive. To solve this issue, we developed a laser slicing technique for GaN substrates. Although techniques for partially



Fig. 1. Schematic image of wafer and device fabrication processing with laser slicing.

processing GaN using lasers have been reported [1, 2], our laser slicing technique can slice substrates from a bulk crystal of GaN. It is also characterized by less kerf loss, shorter processing time, and less damage compared to the conventional wire saw processing. Because of this feature, it can be used for both wafer processing and device processing. For example, if laser slicing can be used as shown in Figure 1, the price of the substrate itself can be reduced, and the price of substrate occupying the device cost can be reduced by using same substrate multiple times after device fabrication process.

### EXPERIMENTAL

The following four experiments were conducted to verify the process shown in Figure 1. A modified SD equipment of Hamamatsu photonics is used for laser slicing. The laser used for processing is a sub-nanosecond laser with wavelength of 532nm.

1) Wafer level laser slicing

To see how stable the slicing of large areas could be, 2-inch GaN substrates were tried being divided into two substrates.





GaN substrate

Transparent as-received A slicing plane formed inside by laser



2 2-inch GaN substrates divided from 1 substrate Fig. 2. Photos of laser-sliced 2-inch GaN substrates

As a result, it was possible to slice not only 2-inch but also 4-inch GaN substrate by optimizing laser processing conditions (Fig. 2, 3).



Fig. 3. Photos of laser-sliced 4-inch GaN substrates

- 2) Epi-growth after laser slicing
- Experiments were conducted to determine the depth of damage and to determine how many micrometers of polishing and removal would allow normal epitaxial growth after this laser slicing. The depth of damage that accompanied the laser slice, measured using a multiphoton PL microscope, was about  $40\mu$ m (Fig. 4). And, the amount of polishing removal required for normal epitaxial growth was also about  $40\mu$ m (Fig. 5) [3].



Fig. 4. Multiphoton PL microscope images of each depth position of laser sliced GaN substrates. The numbers on the upper right corner of each image are the distance from slicing plane. Red circles indicate laser damages.



Fig. 5. Photos and white interference microscope images of epi-layer on laser sliced GaN substrates.

3) Thin chips separation from 2-inch GaN substrate Demonstration was conducted to verify that it is possible to get thin chips while leaving the base substrate intact. After forming a slicing plane 300µm deep from the backside of the substrate, 5mm square chips were cut by SD from the frontside.



Sliced surface was polished to mirror finish for the next use.

5mm square chips collected and sliced surfaces polished

Fig. 6. Results of demonstration of chips separation. The area around the orientation flat is not well processed due to the laser-engraved serial number.

4) Device evaluation after laser slicing HEMTs on SI-GaN substrate were measured before and after laser slicing. HEMTs were confirmed to be operable, although the resistance was slightly increased due to warping caused by the thinner substrate (Fig. 7) [4].



Fig. 7. Photos of laser sliced HEMTs and SI-GaN substrate, and  $I_D$ - $V_D$  curves of the HEMT.

### CONCLUSIONS

The key parts of the process shown in Figure 1 were demonstrated to be possible using laser slicing. We will conduct more detailed studies for the practical application of GaN-on-GaN devices using this laser slicing technique.

#### ACKNOWLEDGEMENTS

Part of this research was conducted under contract of R&D for the expansion of radio wave resources (JPJ000254) and strategic information and communications R&D promotion programme (JP215006003), organized by the Ministry of Internal Affairs and Communications, Japan.

### REFERENCES

[1] M. V. Virko, et al., Semiconductors 50, 699 (2016)

- [2] V. Voronenkov, et al., Results in Physics **13**, 102233 (2019)
- [3] A. Tanaka, et al., Sci. Rep. 11, 17949 (2021)
- [4] A. Tanaka, et al., Sci. Rep. 12, 7363 (2022)

#### ACRONYMS

SD: Stealth Dicing PL: Photoluminescence HEMT: High Electron Mobility Transistor SI: Semi Insulating