F. Monaghan

Swansea University, Swansea, UK
  • May 12, 2022 // 3:20pm

    18.13 Rounded Base Corners in SiC Trenches for Power MOSFETs

    Kevin Riddell, SPTS, Newport, UK
    A. Croot, KLA Corporation (SPTS Division)
    C. Bolton, KKLA Corporation SPTS, Newport, UK
    B. Jones, Swansea University
    F. Monaghan, Swansea University, Swansea, UK
    J. Mitchell, KLA Corporation (SPTS Division)
    M. R. Jennings, Swansea University, Swansea, UK
    O. J. Guy, Centre for Integrative Semiconductor Materials (CISM),
    Loader Loading...
    EAD Logo Taking too long?

    Reload Reload document
    | Open Open in new tab

    Download [1.49 MB]

    Download Paper
  • 2A.4 – The Effect of Operating Temperature on the On-State Performance of Quasi-Vertical Gallium Nitride MOSFETs

    Jon E. Evans, Centre for Integrative Semiconductor Materials (CISM),
    F. Monaghan, Swansea University, Swansea, UK
    Robert Harper, Compound Semiconductor Centre, Cardiff, UK
    Andrew Withey, Nexperia Newport Wafer Fab, Newport, UK
    C. Colombier, CSconnected, Cardiff
    Matt Elwin, Swansea University
    M. Jennings, Swansea University

    2A.4 Final.2025

    Abstract

    Vertical GaN MOSFETs are a promising technology for next generation efficient power systems. Here we investigate the effect of operating temperature on the on-state performance of quasi-vertical GaN MOSFETs, fabricated on SiC substrates. The threshold voltage, transconductance and on-resistance were extracted from measured characteristics across a range of temperatures. Shifts in both threshold voltage and transconductance are attributed to temperature dependent trapping-detrapping at the MOS interface. These are discussed in relation to series resistance contributions in the channel, drift layer and access resistances at the source and drain contacts.

  • 3A.4 – High Voltage Design Strategies for Gallium Oxide Power Devices

    N. Edwards, Northrop Grumman (MS), Linthicum, MD
    A. M. Muniz, Swansea University
    J. Evans, Swansea University
    J. Mitchell, KLA Corporation (SPTS Division)
    D. Goodwin, Swansea University
    E. chikoidze, IMB-CNM
    A. Perez-Tomas, IMB-CNM
    M. Vellvehi, IMB-CNM
    F. Monaghan, Swansea University, Swansea, UK
    Owen Guy, Swansea University
    C. Fisher, Swansea University
    A. Huma, KLA Corporation (SPTS Division)
    C. Colombier, CSconnected, Cardiff
    Mike Jennings, Centre for Integrative Semiconductor Materials (CISM),

    3A.4 Final.2025

    Abstract
    In this study we demonstrate that enhancement-mode behavior (Vβ‚œβ‚• > 0) is achievable for Ξ²-Ga2O3 FinFET using a Fin width 𝑾𝑭𝑰𝑡≀0.5 ΞΌm and doping concentration 𝑡𝒅≀1Γ—10¹⁢ cm⁻3. Breakdown voltage and output/transfer characteristics are calculated by using Drift-Diffusion methodology calibrated by experiments. We found that the metal work function (βˆ…π’Žπ’”), dielectric constant (ΞΊ), and unintentional negative interface charge density (-Qf) at the Ξ²-Ga2O3/dielectric interface significantly impact Vβ‚œβ‚•, with a high βˆ…π’Žπ’” being necessary for enhancement mode operation. To achieve 5kV breakdown, a 𝑾𝑭𝑰𝑡 of 200 nm requires a fin thickness (𝑻𝑭𝑰𝑡) of 0.8 ΞΌm, a 𝑾𝑭𝑰𝑡 of 400 nm requires 𝑻𝑭𝑰𝑡> 1.2 ΞΌm, and a 𝑾𝑭𝑰𝑡 > 600 nm requires 𝑻𝑭𝑰𝑡 > 2 ΞΌm. From 𝑾𝑭𝑰𝑡 of 200 nm to 400 nm, DIBL (drain induced barrier lowering, i.e. Vβ‚œβ‚• /Vds) increases by 300%, while from 400 to 600 nm, it rises by only 100%. -Qf increases breakdown voltage. Finally, Ξ²-Ga2O3 fin structures were fabricated to optimize etch profile.